# The Challenge to New Metrology World by CD-SEM and Design

Shunsuke Koshihara Yoshihiro Ota Hideo Sakai Ryoichi Matsuoka OVERVIEW: In the case of semiconductor processes, whose refinement continues at an ever faster pace, starting up a new process smoothly has become a critical point directly related to the very survival of a business. To refine a semiconductor process, semiconductor manufacturers are implementing various measures, one of which is "aggressive OPC." For timely execution of calibration and verification by aggressive OPC, it is necessary to use a data flow that is dissimilar to that used in rule-based OPC up till now. Playing a key role in this new flow is "DesignGauge" featured in Hitachi's design-based metrology system. Furthermore, using DesignGauge makes it possible to provide contour data extracted by the algorithms used in CD-SEM and measurement methods hitherto not available.

# INTRODUCTION

AS the market for semiconductor devices continues to demand higher speed and finer integration, semiconductor-fabrication processes become more and more refined. Under such circumstances, in regard to the lithography process, the demand for increased refinement has been satisfied by shortening wavelength of exposure devices, creating lenses with hyper NA (numerical aperture), and introducing low- $k_1$  factor. However, it has become a problem that patterns that differ vastly from the master shape are formed because of the use of low- $k_1$  factor. This phenomenon is known as the OPE (optical proximity effect). As a way to avoid OPE, a technique known as OPC (optical proximity correction), which superimposes a correction pattern on the master pattern, is applied. Regarding the refined processes of recent years, the OPC pattern has become more important and more complicated. Accordingly, upon controlling the yield of semiconductor processes, the need to visualize and control complicated OPC patterns is arising (see Fig. 1).

On the other hand, as for measurement technology for line thickness and so on of semiconductor devises, the mainstream technology (which had used light up till 1984) switched to measurement using an electron beam [i.e. CD-SEM (critical dimension scanning electron microscope)]. Since then, measurement by CD-SEM has been improved from year to year in terms of measurement reproducibility and throughput in line with the demands of semiconductor-device manufacturers. In the last few years, however, measurement by the conventional method for "visualization of complicated OPC" has reached a limitation. In light of this limitation, a way to apply design data (which is distinct from the conventional measurement method) has been found, and it —



Fig. 1—Changes in the Lithography Environment. Since mask fidelity is lowered by adopting low- $k_1$  and calibration is performed by OPC, comparison of actual pattern data with design data becomes important.



Fig. 2—System Configuration of DesignGauge.

DesignGauge generates a measurement recipe by using HSS files in which design data and measurement-point information in input files are already described.

namely, "DesignGauge" — has been commercialized (see Fig. 2).

# MATCHING ALGORITHM AND FINE-MATCHING ALGORITHM WITH HIGH ROBUSTNESS PROVIDED BY DESIGNGAUGE

In the case of DesignGauge, a new matching algorithm (called "fine matching") for matching SEM images taken by CD-SEM and design data with ideal feature size was developed. This fine-matching algorithm conducts matching in the following three steps (see Fig. 3).

(1) An edge is extracted from a SEM image.

(2) The extracted edge and design data are repositioned.

(3) Final alignment is performed.

As advantages instituted by matching using the fine-matching algorithm, the following two points are cited.

(1) Even if a big difference between the SEM image and the design data is generated, there is no effect on the matching result.

(2) The same design template is applicable to different process wafers.



Fig. 3—Algorithm for "Fine Matching." An edge extracted from the design layout and SEM image is used to perform matching.

# Example of Applying the Fine-matching Algorithm

As for a FEM (focus exposure matrix) wafer (on which the pattern shape varies greatly), an example of determining a standard CD-SEM recipe (i.e. an imagebased template), by changing the conditions of focus and exposure, is shown in Fig. 4.

Although a recipe referenced to the chip at the wafer center is created, on the chip shown by hatching in the right half of the wafer, the variation of feature sizes is significant, a pattern dissimilar from the reference pattern is recognized, but measurement is not



Fig. 4—Example of Measurement by IBT.

For a FEM (focus exposure matrix) wafer (whose shape change is significant), in regard to the measurement points on the right half of the chip, it is judged that there is no measurement target.



Fig. 5—Example of Measurement by DBT. High robustness is shown even in the case of FEM samples (whose shape varies significantly).

performed. On the other hand, for the same wafer, an example of measurement (i.e. a design-based template) by DesignGauge — loaded with the fine-matching algorithm — is shown in Fig. 5. The area that could not be measured with standard CD-SEM recipe is included, and measurement over the whole wafer becomes possible. An example showing the high robustness of the matching algorithm of DesignGauge is given in the figure.

# **NEW MEASUREMENT METHOD**

Method of Detecting Ghost Patterns

As one means of handling processes for refinement, a technique called SRAF (sub-resolution assist feature)



Fig. 6—Detection of Ghost Patterns by Means of EPE Measurement.

A ghost pattern can be detected by setting a "zero line."

is well known. However, in some cases, the pattern of SRAF exerts a negative influence, and a phenomenon called a "ghost pattern" appears. From hereafter, a method for detecting ghost patterns is described. A key application for detecting this ghost pattern is EPE (edge placement error) measurement.

EPE measurement is a function for measuring the difference between the design data and the actual pattern. A measurement method applying EPE is shown in Fig. 6. By prescribing the zero line in the figure, in the case that a ghost pattern occurs, it can be detected as a positive measurement value.

#### Measurement-based Contouring

In regard to the latest lithography, the shift towards "aggressive OPC" as a more powerful OPC technique is continuing. To exploit aggressive OPC to the full, a data flow that is dissimilar to that used in conventional, rule-based OPC is necessary. Given that necessity, the data called "contour data" is a promising candidate (see Fig. 7).

To correctly execute calibration by OPC, however, it is necessary to apply the measurement algorithm adopted in conventional width measurement, etc. without change and OPC must also perform calibration according to conventional process-control rules. Given that need, we have developed a contour-extraction function called "measurement-based contour" incorporating the measurement algorithm used in CD-



*Fig.* 7—*Comparison between Rule-based OPC and Aggressive OPC.* 

As for aggressive OPC, a stream of new data (in which contour data is used) is required.



*Fig.* 8—*Extraction Algorithm of Measurement-based Contouring.* 

Contour data extracted from the same measurement algorithm as that of CD-SEM is effective for aggressive OPC.

SEM. The contour-extraction procedure consists of the three steps listed below (see Fig. 8).

(1) An image based contour is extracted by image processing from a SEM image.

(2) Edges are detected by the measurement algorithm as CD-SEM.

(3) The line extracted in step 2 is transformed to GDS (graphic data system).

### CONCLUSIONS

DesignGauge described in this report is an effective system product that fully utilizes the functions of CD-

SEM. In the case of semiconductor processes (whose refinement will hereafter continue at an ever faster pace), applying DesignGauge will contribute to improvement of the accuracy of aggressive OPC (one technique considered to be of paramount importance) and speeding up of OPC calibration. Moreover, even in the case that the exposure conditions of SRAF (one of the latest lithography techniques) are optimized, by using EPE measurement (which is not used in conventional measurement techniques), it is possible to reliably narrow down the exposure conditions. In addition, in regard to production processes, using a highly robust matching algorithm with design data and considerably improving the automation ratio of the measurement recipe in a short time will go a long way toward achieving "vertical startup" (i.e. attainment of full production immediately) of processes. Through applications using DesignGauge - provided by Hitachi High-Technologies Corporation — the techniques described here will lead to a new paradigm for measurement technology.

#### REFERENCES

- B. Bunday et al., "Automated CD-SEM Recipe Creation A New Paradigm in CD-SEM Utilization," *SPIE* 6152 61521B-1 (2006).
- (2) L. Capodieci, "Design-driven Metrology: A New Paradigm for DFM-enabled Process Characterization and Control: Extensibility and Limitations," SPIE 6152 615201-1 (2006).
- (3) C. Tabery et al., "Evaluation of OPC Quality Using Automated Edge Placement Error Measurement with CD-SEM," *SPIE* 6152 61521F-1 (2006).
- (4) R. Matsuoka et al., "Development of the Automatic Recipe Generation System for CD-SEM Using Design Data," *SPIE* 6152 61524N-1 (2006).

#### **ABOUT THE AUTHORS**



#### Shunsuke Koshihara

Joined Hitachi Instruments Engineering Co., Ltd. in 1989, and now works at the Naka Division, the Naka Application Center Metrology Group, Hitachi High-Technologies Corporation. He is currently engaged in the management of CD-SEM technology. Mr. Koshihara is a member of the SPIE.



# Yoshihiro Ota

Joined Hitachi Instruments Engineering Co., Ltd. in 1986, and now works at the Naka Division, the Naka Application Center Metrology Group, Hitachi High-Technologies Corporation. He is currently engaged in the development of the DesignGauge application.



#### Hideo Sakai

Joined Hitachi High-Technologies Corporation in 2003, and now works at the Metrology Product Marketing Department, the Semiconductor Process Control Systems Division, the Semiconductor Equipment Business Group. He is currently engaged in the management of CD-SEM marketing.

## Joine 2003 Metro

#### Ryoichi Matsuoka

Joined Hitachi High-Technologies Corporation in 2003, and now works at the Naka Division, the Metrology Systems Design Department. He is currently engaged in the development of the DesignGauge system.